Accessible pinout for ATmega644PV-10P
Part description: 10MHz, 64kB Flash, 4kB SRAM, 2kB EEPROM, JTAG, DIP-40
Package description:
This package has two parallel rows of pins extending down from opposite edges of the chip.
There should be a semicircular notch that you can feel in the middle of one of the package's shorter bare edges. With the pins facing downward and the chip oriented so notch is on the side of the chip furthest from you, Pin 1 will be in the far left corner of the chip.
Pins are numbered counter-clockwise. Numbers increase from the far left corner to the near left corner. They then continue on the right side, increasing from the near right corner to the far right corner. Thus the highest number pin is to the right of pin 1.
Pin assignments
Left side (numbering starts at far end)
Pin | Signals |
---|---|
1 | PB0 |
2 | PB1 |
3 | PB2 |
4 | PB3 |
5 | PB4 |
6 | PB5 |
7 | PB6 |
8 | PB7 |
9 | RESET (active low) |
10 | VCC |
11 | GND |
12 | XTAL2 |
13 | XTAL1 |
14 | PD0 |
15 | PD1 |
16 | PD2 |
17 | PD3 |
18 | PD4 |
19 | PD5 |
20 | PD6 |
Right side (numbering starts at near end)
Pin | Signals |
---|---|
21 | PD7 |
22 | PC0 |
23 | PC1 |
24 | PC2 |
25 | PC3 |
26 | PC4 |
27 | PC5 |
28 | PC6 |
29 | PC7 |
30 | AVCC |
31 | GND |
32 | AREF |
33 | PA7 |
34 | PA6 |
35 | PA5 |
36 | PA4 |
37 | PA3 |
38 | PA2 |
39 | PA1 |
40 | PA0 |
This pinout was automatically generated from the KiCAD symbol library revision 164574
.
It is possible that there may be a mistake in the source data leading to wrong information on this page.